From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-15.8 required=3.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,HEADER_FROM_DIFFERENT_DOMAINS,INCLUDES_CR_TRAILER, INCLUDES_PATCH,MAILING_LIST_MULTI,SPF_HELO_NONE,SPF_PASS,URIBL_BLOCKED autolearn=unavailable autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id 82CF4C43216 for ; Fri, 30 Jul 2021 17:24:30 +0000 (UTC) Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by mail.kernel.org (Postfix) with ESMTP id 6E7D560230 for ; Fri, 30 Jul 2021 17:24:30 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230218AbhG3RYe (ORCPT ); Fri, 30 Jul 2021 13:24:34 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:59432 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229958AbhG3RYc (ORCPT ); Fri, 30 Jul 2021 13:24:32 -0400 Received: from mail-ua1-x932.google.com (mail-ua1-x932.google.com [IPv6:2607:f8b0:4864:20::932]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id B1F9BC0613C1 for ; Fri, 30 Jul 2021 10:24:27 -0700 (PDT) Received: by mail-ua1-x932.google.com with SMTP id 105so4271061uac.7 for ; Fri, 30 Jul 2021 10:24:27 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=mime-version:references:in-reply-to:from:date:message-id:subject:to :cc; bh=3faiOjuxSUtf88Wfr7yQ9xzOu5k/v1bkY2et82KSWbE=; b=XNysvuze1jRxWGpD2oNpIxG59TcJSMQeIO02tnyko9KPqKzfZ6eUT+5gUgNHKiJ0KY FzR95voEVIHwEgLurq+1WuS8cuCAbW0YkPCKnvcJNxtd27AI6j9R1a8LO1wHQ38nDqix 8MfFAIqTLSmX+dxe64WknBms+7WNoUJJCvrIH/Jkz8vN2KAnrN62cTHvKvstqA/bXP3e h4RvbqBbqefPd7hBu4OzXuThy4cnDBjDSf3ckhISFrYLPawPCw2iaQHKaMxb2QXgkM1H CqYOtIKOJtqGarlmLIkS1nir0x8q6SsNbMqo9VccX5mNXF4JaX0VLeKax66Kx1//H7vm ARbg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:mime-version:references:in-reply-to:from:date :message-id:subject:to:cc; bh=3faiOjuxSUtf88Wfr7yQ9xzOu5k/v1bkY2et82KSWbE=; b=E1tPWw0ZyuAxKkh7+a7nvdEmsZK0lP56/6BXKbFV7fhdUlFHtbAYuiPWCX4jNWvwmY bsQI155F47+zUzEU36Ak27xJMxwRpowrJqdwSwoCILAg/f+73O4LVID60PuvR4L6BH+K bd4K0uI64jiFacrhvU0zllFnKzHg377/y8Jm6Bv0sMbHdXxwCr8Ccvg7ElR1gxR1XyaM d40GYOy2GMiZ6w0VvAY5XwjzzTyfqbOPJrTRgFziENcmYehnnP4kGty2V+yIq2POd3Nz zPzhdS5nLxSU8HCOZxMWsGOhSrgAWPOck0h/jn7R8JKGHeCKaueHKQEm23HGvKjXLQ6y 9liQ== X-Gm-Message-State: AOAM531hbA7NjyH/6Eb8AqghevXgO8et0mPca0CPQ32z4kcJuGNE3zA7 FeqBPQXnK7QNXfljpw3HO9QGXjAzqiji/mC43ts1eQ== X-Google-Smtp-Source: ABdhPJzDAtkg/SOljbLu0z1HdBXSPg1EVFJlPAgQpf6kYOBWaGyp4zl8t9PkOdKTr1hXBM8wvPBOlEzIi/+yRxlUDEE= X-Received: by 2002:ab0:5e92:: with SMTP id y18mr3203668uag.9.1627665866687; Fri, 30 Jul 2021 10:24:26 -0700 (PDT) MIME-Version: 1.0 References: <20210730144922.29111-1-semen.protsenko@linaro.org> <20210730144922.29111-11-semen.protsenko@linaro.org> In-Reply-To: From: Sam Protsenko Date: Fri, 30 Jul 2021 20:24:15 +0300 Message-ID: Subject: Re: [PATCH 10/12] clk: samsung: Add Exynos850 clock driver stub To: Andy Shevchenko Cc: Sylwester Nawrocki , Chanwoo Choi , Krzysztof Kozlowski , Linus Walleij , Tomasz Figa , Rob Herring , Stephen Boyd , Michael Turquette , Jiri Slaby , Greg Kroah-Hartman , Charles Keepax , Ryu Euiyoul , Tom Gall , Sumit Semwal , John Stultz , Amit Pundir , devicetree , linux-arm Mailing List , linux-clk , "open list:GPIO SUBSYSTEM" , Linux Kernel Mailing List , Linux Samsung SOC , "open list:SERIAL DRIVERS" Content-Type: text/plain; charset="UTF-8" Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi Andy, On Fri, 30 Jul 2021 at 18:12, Andy Shevchenko wrote: > > On Fri, Jul 30, 2021 at 5:51 PM Sam Protsenko > wrote: > > > > For now it's just a stub driver to make serial driver work. Later it > > make the serial > > > will be implemented properly. > > > > This driver doesn't really change clocks, only registers the UART clock > > as a fixed-rate clock. Without this clock driver the UART driver won't > > work, as it's trying to obtain "uart" clock and fails if it's not able > > to. > > > > From drivers/tty/serial/samsung_tty.c: > > > > 8<------------------------------------------------------------------->8 > > ourport->clk = clk_get(&platdev->dev, "uart"); > > if (IS_ERR(ourport->clk)) { > > pr_err("%s: Controller clock not found\n", > > dev_name(&platdev->dev)); > > ret = PTR_ERR(ourport->clk); > > goto err; > > } > > 8<------------------------------------------------------------------->8 > > This is not needed in the commit message. > > > In order to get functional serial console we have to implement that > > get a functional > > > minimal clock driver with "uart" clock. It's not necessary to actually > > configure clocks, as those are already configured in bootloader, so > > kernel can rely on that for now. > > > 80 column limit is broken here to make checkpatch happy, otherwise it > > swears about incorrect __initconst usage. > > Again, no need to be in the commit message, use the comment field for > this (after the cutter '---' line below). > > > > Signed-off-by: Sam Protsenko > > --- > > drivers/clk/samsung/Makefile | 1 + > > drivers/clk/samsung/clk-exynos850.c | 63 +++++++++++++++++++++++++++++ > > 2 files changed, 64 insertions(+) > > create mode 100644 drivers/clk/samsung/clk-exynos850.c > > > > diff --git a/drivers/clk/samsung/Makefile b/drivers/clk/samsung/Makefile > > index 028b2e27a37e..c46cf11e4d0b 100644 > > --- a/drivers/clk/samsung/Makefile > > +++ b/drivers/clk/samsung/Makefile > > @@ -17,6 +17,7 @@ obj-$(CONFIG_EXYNOS_ARM64_COMMON_CLK) += clk-exynos5433.o > > obj-$(CONFIG_EXYNOS_AUDSS_CLK_CON) += clk-exynos-audss.o > > obj-$(CONFIG_EXYNOS_CLKOUT) += clk-exynos-clkout.o > > obj-$(CONFIG_EXYNOS_ARM64_COMMON_CLK) += clk-exynos7.o > > +obj-$(CONFIG_EXYNOS_ARM64_COMMON_CLK) += clk-exynos850.o > > obj-$(CONFIG_S3C2410_COMMON_CLK)+= clk-s3c2410.o > > obj-$(CONFIG_S3C2410_COMMON_DCLK)+= clk-s3c2410-dclk.o > > obj-$(CONFIG_S3C2412_COMMON_CLK)+= clk-s3c2412.o > > diff --git a/drivers/clk/samsung/clk-exynos850.c b/drivers/clk/samsung/clk-exynos850.c > > new file mode 100644 > > index 000000000000..3192ec9bb90b > > --- /dev/null > > +++ b/drivers/clk/samsung/clk-exynos850.c > > @@ -0,0 +1,63 @@ > > +// SPDX-License-Identifier: GPL-2.0-only > > +/* > > + * Copyright (C) 2019 Samsung Electronics Co., Ltd. > > + * Copyright (C) 2021 Linaro Ltd. > > + * > > + * Common Clock Framework support for Exynos850 SoC. > > + */ > > + > > +#include > > +#include > > +#include > > +#include > > +#include > > + blank line? > > > +#include > > + > > +#include "clk.h" > > + > > +/* Fixed rate clocks generated outside the SoC */ > > +static struct samsung_fixed_rate_clock exynos850_fixed_rate_ext_clks[] __initdata = { > > + FRATE(OSCCLK, "fin_pll", NULL, 0, 26000000), > > +}; > > + > > +/* > > + * Model the UART clock as a fixed-rate clock for now, to make serial driver > > + * work. This clock is already configured in the bootloader. > > + */ > > +static const struct samsung_fixed_rate_clock exynos850_peri_clks[] __initconst = { > > + FRATE(DOUT_UART, "DOUT_UART", NULL, 0, 200000000), > > +}; > > + > > +static const struct of_device_id ext_clk_match[] __initconst = { > > > + { .compatible = "samsung,exynos850-oscclk", .data = (void *)0 }, > > 0 is the default for static variables. > > > + {}, > > No comma needed for the terminator lines. > > > +}; > > + > > +void __init exynos850_clk_init(struct device_node *np) > > +{ > > + void __iomem *reg_base; > > + struct samsung_clk_provider *ctx; > > > + if (!np) > > + panic("%s: unable to determine soc\n", __func__); > > Check for the sake of additional code? > > > + reg_base = of_iomap(np, 0); > > This will fail when np == NULL. > Thanks for the review! All your comments will be addressed in v2. > > + if (!reg_base) > > + panic("%s: failed to map registers\n", __func__); > > + > > + ctx = samsung_clk_init(np, reg_base, CLK_NR_CLKS); > > + if (!ctx) > > + panic("%s: unable to allocate ctx\n", __func__); > > + > > + samsung_clk_of_register_fixed_ext(ctx, > > + exynos850_fixed_rate_ext_clks, > > + ARRAY_SIZE(exynos850_fixed_rate_ext_clks), > > + ext_clk_match); > > + > > + samsung_clk_register_fixed_rate(ctx, exynos850_peri_clks, > > + ARRAY_SIZE(exynos850_peri_clks)); > > + > > + samsung_clk_of_add_provider(np, ctx); > > +} > > + > > +CLK_OF_DECLARE(exynos850_clk, "samsung,exynos850-clock", exynos850_clk_init); > > > -- > With Best Regards, > Andy Shevchenko From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-14.5 required=3.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,HEADER_FROM_DIFFERENT_DOMAINS,INCLUDES_CR_TRAILER, INCLUDES_PATCH,MAILING_LIST_MULTI,SPF_HELO_NONE,SPF_PASS,URIBL_BLOCKED autolearn=unavailable autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id 590E0C4338F for ; Fri, 30 Jul 2021 17:26:35 +0000 (UTC) Received: from bombadil.infradead.org (bombadil.infradead.org [198.137.202.133]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPS id 17F0660F46 for ; Fri, 30 Jul 2021 17:26:35 +0000 (UTC) DMARC-Filter: OpenDMARC Filter v1.4.1 mail.kernel.org 17F0660F46 Authentication-Results: mail.kernel.org; dmarc=fail (p=none dis=none) header.from=linaro.org Authentication-Results: mail.kernel.org; spf=none smtp.mailfrom=lists.infradead.org DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lists.infradead.org; s=bombadil.20210309; h=Sender: Content-Transfer-Encoding:Content-Type:List-Subscribe:List-Help:List-Post: List-Archive:List-Unsubscribe:List-Id:Cc:To:Subject:Message-ID:Date:From: In-Reply-To:References:MIME-Version:Reply-To:Content-ID:Content-Description: Resent-Date:Resent-From:Resent-Sender:Resent-To:Resent-Cc:Resent-Message-ID: List-Owner; bh=P7xbNsDERQE523esHXRVI0vKq1kcXyHgmYexTJl045A=; b=fP8oWcZdrs/xjW +qxoPR9pYE18A+h4f6aG5IF10oiOeOWOJ2hakyZZLGXEO1bJu9mnT63+ddvnQtm5V1Hhlv2Hjx1gs H5vrzg3cYMvq/Su2XGgV1WzJwPvipABGDFsvmF1YpJm34f/oNBzQdnK80FohmY4Y288y/wcwBFGN9 k3decCuKNyVNtmaka7j8Gzba7zxw2u/hwiyod5NtyhtzOg7AgJ65b9iX9o46fXCANBbjC7lr1CTj8 TinSvjWZwZcZhX8Ktf/2nIbPNn59NEwVXwIOmLdSTHKYdB2fcM8iGVJyDICA2sXHWrxYhsgl0+hGF g9tO1FTlJt2ndKVDFmhQ==; Received: from localhost ([::1] helo=bombadil.infradead.org) by bombadil.infradead.org with esmtp (Exim 4.94.2 #2 (Red Hat Linux)) id 1m9WFM-009fmz-0S; Fri, 30 Jul 2021 17:24:32 +0000 Received: from mail-ua1-x92c.google.com ([2607:f8b0:4864:20::92c]) by bombadil.infradead.org with esmtps (Exim 4.94.2 #2 (Red Hat Linux)) id 1m9WFH-009flu-S0 for linux-arm-kernel@lists.infradead.org; Fri, 30 Jul 2021 17:24:29 +0000 Received: by mail-ua1-x92c.google.com with SMTP id 79so4259300uau.9 for ; Fri, 30 Jul 2021 10:24:27 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=mime-version:references:in-reply-to:from:date:message-id:subject:to :cc; bh=3faiOjuxSUtf88Wfr7yQ9xzOu5k/v1bkY2et82KSWbE=; b=XNysvuze1jRxWGpD2oNpIxG59TcJSMQeIO02tnyko9KPqKzfZ6eUT+5gUgNHKiJ0KY FzR95voEVIHwEgLurq+1WuS8cuCAbW0YkPCKnvcJNxtd27AI6j9R1a8LO1wHQ38nDqix 8MfFAIqTLSmX+dxe64WknBms+7WNoUJJCvrIH/Jkz8vN2KAnrN62cTHvKvstqA/bXP3e h4RvbqBbqefPd7hBu4OzXuThy4cnDBjDSf3ckhISFrYLPawPCw2iaQHKaMxb2QXgkM1H CqYOtIKOJtqGarlmLIkS1nir0x8q6SsNbMqo9VccX5mNXF4JaX0VLeKax66Kx1//H7vm ARbg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:mime-version:references:in-reply-to:from:date :message-id:subject:to:cc; bh=3faiOjuxSUtf88Wfr7yQ9xzOu5k/v1bkY2et82KSWbE=; b=TaaM4qli1j1Z/wuSg2Hs+dFnZ1z+pY1oqMW9MJVEpYYorkVkbRMlAtjkaUtu4ZtcAC gNQuaqYbmH5RTve69SK+uRvv0WnslCohc7wJxagBPgkDy8B4NUHSJBkPAQKQaz0G0WC/ DmxpFEtgZgV3u3MhP4y8hl6bWHLhSq04fDd0vcs0pD+pIzvQ/M7t/QoDGEscVmJIff/s P4M3EqNF93K3tzEiXSJjg0Pr9fc9wBi+Oc7FGETooCqqxOjTskaQ15lINaGpTPkCnsiZ XgTbISnICm0xVeOe4n80piCSgXWAZch0l95kJaWssie2RVefutK7PiPokNcN0iwpGsgN Z6Jg== X-Gm-Message-State: AOAM5312bIxqXMGQ/SEYHKnng0AY2SOWVdLxK44tk9itFtQf4VmLZ7M/ Z76QO8yYktzdyZEi7UXb8pMmWmiWASSWu5TD/W3jzg== X-Google-Smtp-Source: ABdhPJzDAtkg/SOljbLu0z1HdBXSPg1EVFJlPAgQpf6kYOBWaGyp4zl8t9PkOdKTr1hXBM8wvPBOlEzIi/+yRxlUDEE= X-Received: by 2002:ab0:5e92:: with SMTP id y18mr3203668uag.9.1627665866687; Fri, 30 Jul 2021 10:24:26 -0700 (PDT) MIME-Version: 1.0 References: <20210730144922.29111-1-semen.protsenko@linaro.org> <20210730144922.29111-11-semen.protsenko@linaro.org> In-Reply-To: From: Sam Protsenko Date: Fri, 30 Jul 2021 20:24:15 +0300 Message-ID: Subject: Re: [PATCH 10/12] clk: samsung: Add Exynos850 clock driver stub To: Andy Shevchenko Cc: Sylwester Nawrocki , Chanwoo Choi , Krzysztof Kozlowski , Linus Walleij , Tomasz Figa , Rob Herring , Stephen Boyd , Michael Turquette , Jiri Slaby , Greg Kroah-Hartman , Charles Keepax , Ryu Euiyoul , Tom Gall , Sumit Semwal , John Stultz , Amit Pundir , devicetree , linux-arm Mailing List , linux-clk , "open list:GPIO SUBSYSTEM" , Linux Kernel Mailing List , Linux Samsung SOC , "open list:SERIAL DRIVERS" X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20210730_102427_985120_B76EEE2A X-CRM114-Status: GOOD ( 38.90 ) X-BeenThere: linux-arm-kernel@lists.infradead.org X-Mailman-Version: 2.1.34 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Content-Type: text/plain; charset="us-ascii" Content-Transfer-Encoding: 7bit Sender: "linux-arm-kernel" Errors-To: linux-arm-kernel-bounces+linux-arm-kernel=archiver.kernel.org@lists.infradead.org Hi Andy, On Fri, 30 Jul 2021 at 18:12, Andy Shevchenko wrote: > > On Fri, Jul 30, 2021 at 5:51 PM Sam Protsenko > wrote: > > > > For now it's just a stub driver to make serial driver work. Later it > > make the serial > > > will be implemented properly. > > > > This driver doesn't really change clocks, only registers the UART clock > > as a fixed-rate clock. Without this clock driver the UART driver won't > > work, as it's trying to obtain "uart" clock and fails if it's not able > > to. > > > > From drivers/tty/serial/samsung_tty.c: > > > > 8<------------------------------------------------------------------->8 > > ourport->clk = clk_get(&platdev->dev, "uart"); > > if (IS_ERR(ourport->clk)) { > > pr_err("%s: Controller clock not found\n", > > dev_name(&platdev->dev)); > > ret = PTR_ERR(ourport->clk); > > goto err; > > } > > 8<------------------------------------------------------------------->8 > > This is not needed in the commit message. > > > In order to get functional serial console we have to implement that > > get a functional > > > minimal clock driver with "uart" clock. It's not necessary to actually > > configure clocks, as those are already configured in bootloader, so > > kernel can rely on that for now. > > > 80 column limit is broken here to make checkpatch happy, otherwise it > > swears about incorrect __initconst usage. > > Again, no need to be in the commit message, use the comment field for > this (after the cutter '---' line below). > > > > Signed-off-by: Sam Protsenko > > --- > > drivers/clk/samsung/Makefile | 1 + > > drivers/clk/samsung/clk-exynos850.c | 63 +++++++++++++++++++++++++++++ > > 2 files changed, 64 insertions(+) > > create mode 100644 drivers/clk/samsung/clk-exynos850.c > > > > diff --git a/drivers/clk/samsung/Makefile b/drivers/clk/samsung/Makefile > > index 028b2e27a37e..c46cf11e4d0b 100644 > > --- a/drivers/clk/samsung/Makefile > > +++ b/drivers/clk/samsung/Makefile > > @@ -17,6 +17,7 @@ obj-$(CONFIG_EXYNOS_ARM64_COMMON_CLK) += clk-exynos5433.o > > obj-$(CONFIG_EXYNOS_AUDSS_CLK_CON) += clk-exynos-audss.o > > obj-$(CONFIG_EXYNOS_CLKOUT) += clk-exynos-clkout.o > > obj-$(CONFIG_EXYNOS_ARM64_COMMON_CLK) += clk-exynos7.o > > +obj-$(CONFIG_EXYNOS_ARM64_COMMON_CLK) += clk-exynos850.o > > obj-$(CONFIG_S3C2410_COMMON_CLK)+= clk-s3c2410.o > > obj-$(CONFIG_S3C2410_COMMON_DCLK)+= clk-s3c2410-dclk.o > > obj-$(CONFIG_S3C2412_COMMON_CLK)+= clk-s3c2412.o > > diff --git a/drivers/clk/samsung/clk-exynos850.c b/drivers/clk/samsung/clk-exynos850.c > > new file mode 100644 > > index 000000000000..3192ec9bb90b > > --- /dev/null > > +++ b/drivers/clk/samsung/clk-exynos850.c > > @@ -0,0 +1,63 @@ > > +// SPDX-License-Identifier: GPL-2.0-only > > +/* > > + * Copyright (C) 2019 Samsung Electronics Co., Ltd. > > + * Copyright (C) 2021 Linaro Ltd. > > + * > > + * Common Clock Framework support for Exynos850 SoC. > > + */ > > + > > +#include > > +#include > > +#include > > +#include > > +#include > > + blank line? > > > +#include > > + > > +#include "clk.h" > > + > > +/* Fixed rate clocks generated outside the SoC */ > > +static struct samsung_fixed_rate_clock exynos850_fixed_rate_ext_clks[] __initdata = { > > + FRATE(OSCCLK, "fin_pll", NULL, 0, 26000000), > > +}; > > + > > +/* > > + * Model the UART clock as a fixed-rate clock for now, to make serial driver > > + * work. This clock is already configured in the bootloader. > > + */ > > +static const struct samsung_fixed_rate_clock exynos850_peri_clks[] __initconst = { > > + FRATE(DOUT_UART, "DOUT_UART", NULL, 0, 200000000), > > +}; > > + > > +static const struct of_device_id ext_clk_match[] __initconst = { > > > + { .compatible = "samsung,exynos850-oscclk", .data = (void *)0 }, > > 0 is the default for static variables. > > > + {}, > > No comma needed for the terminator lines. > > > +}; > > + > > +void __init exynos850_clk_init(struct device_node *np) > > +{ > > + void __iomem *reg_base; > > + struct samsung_clk_provider *ctx; > > > + if (!np) > > + panic("%s: unable to determine soc\n", __func__); > > Check for the sake of additional code? > > > + reg_base = of_iomap(np, 0); > > This will fail when np == NULL. > Thanks for the review! All your comments will be addressed in v2. > > + if (!reg_base) > > + panic("%s: failed to map registers\n", __func__); > > + > > + ctx = samsung_clk_init(np, reg_base, CLK_NR_CLKS); > > + if (!ctx) > > + panic("%s: unable to allocate ctx\n", __func__); > > + > > + samsung_clk_of_register_fixed_ext(ctx, > > + exynos850_fixed_rate_ext_clks, > > + ARRAY_SIZE(exynos850_fixed_rate_ext_clks), > > + ext_clk_match); > > + > > + samsung_clk_register_fixed_rate(ctx, exynos850_peri_clks, > > + ARRAY_SIZE(exynos850_peri_clks)); > > + > > + samsung_clk_of_add_provider(np, ctx); > > +} > > + > > +CLK_OF_DECLARE(exynos850_clk, "samsung,exynos850-clock", exynos850_clk_init); > > > -- > With Best Regards, > Andy Shevchenko _______________________________________________ linux-arm-kernel mailing list linux-arm-kernel@lists.infradead.org http://lists.infradead.org/mailman/listinfo/linux-arm-kernel