From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by smtp.lore.kernel.org (Postfix) with ESMTP id 1686EC4332F for ; Mon, 27 Dec 2021 16:10:31 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233802AbhL0QKa (ORCPT ); Mon, 27 Dec 2021 11:10:30 -0500 Received: from mail-qv1-f52.google.com ([209.85.219.52]:43001 "EHLO mail-qv1-f52.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230506AbhL0QK2 (ORCPT ); Mon, 27 Dec 2021 11:10:28 -0500 Received: by mail-qv1-f52.google.com with SMTP id q4so14110702qvh.9; Mon, 27 Dec 2021 08:10:28 -0800 (PST) X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=x-gm-message-state:date:from:to:cc:subject:message-id:references :mime-version:content-disposition:in-reply-to; bh=wWGgGA3dthcCIlBpDwA7v3ukqixSMskecCG4IjGhSOk=; b=ydFVsvMxpnuIfBp+qItnM4Pu+SOOvTKC1UtSnhFHgGtH0WJMLsi/Dq3QHaw4ZPUm5F ZPodBX0GP1wL6ua0TKQMXnatTIsExkRl80DILHtGsVsMR72KrmdxlCl8Rjf/IVvSp1Zt QlCR5UhhBwWxkXILs+NBbt9FLZRMj8cKJo0iK42Akth9RHtBbs6HdEu4HBDAq3d1QM9F 1bVqnyx4JutWDXm9WEbTtx38EGzDlkDmiyvIdrI9ziTScKYGTFemzM78ZWGWAinW13e7 Fc1wtkux/v2c+GAV/bxUATq7UGas8YBAcQCvGv6gLGSTQJFRNDyO5zVeRn6LAQROhWsj taTw== X-Gm-Message-State: AOAM531KKJ+Ch0l8ek7MbWURLuWyM+laqxNXO0ikd0LKfihgoe1O+P8x ZV/gCE9Yu4XzGni0g+oY3s+bN55r/amK X-Google-Smtp-Source: ABdhPJwjKIj0FSt5ZhyaSVwgE4gOX1ZoACb38706dVriiQT/jHQ5XoVL6Zu0/pww8L1Bx6azP6UPyQ== X-Received: by 2002:ad4:5b82:: with SMTP id 2mr15690074qvp.90.1640621427491; Mon, 27 Dec 2021 08:10:27 -0800 (PST) Received: from robh.at.kernel.org ([24.55.105.145]) by smtp.gmail.com with ESMTPSA id z8sm13985146qta.50.2021.12.27.08.10.25 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 27 Dec 2021 08:10:26 -0800 (PST) Received: (nullmailer pid 577081 invoked by uid 1000); Mon, 27 Dec 2021 16:10:25 -0000 Date: Mon, 27 Dec 2021 12:10:25 -0400 From: Rob Herring To: Wells Lu Cc: linus.walleij@linaro.org, linux-gpio@vger.kernel.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, wells.lu@sunplus.com, dvorkin@tibbo.com Subject: Re: [PATCH v5 1/2] dt-bindings: pinctrl: Add dt-bindings for Sunplus SP7021 Message-ID: References: <1640331779-18277-1-git-send-email-wellslutw@gmail.com> <1640331779-18277-2-git-send-email-wellslutw@gmail.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <1640331779-18277-2-git-send-email-wellslutw@gmail.com> Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Fri, Dec 24, 2021 at 03:42:58PM +0800, Wells Lu wrote: > Add dt-bindings header files and documentation for Sunplus SP7021 SoC. > > Signed-off-by: Wells Lu > --- > Changes in V5 > - Removed "GPIOXT2" registers > > .../bindings/pinctrl/sunplus,sp7021-pinctrl.yaml | 373 +++++++++++++++++++++ > MAINTAINERS | 9 + > include/dt-bindings/pinctrl/sppctl-sp7021.h | 171 ++++++++++ > include/dt-bindings/pinctrl/sppctl.h | 30 ++ > 4 files changed, 583 insertions(+) > create mode 100644 Documentation/devicetree/bindings/pinctrl/sunplus,sp7021-pinctrl.yaml > create mode 100644 include/dt-bindings/pinctrl/sppctl-sp7021.h > create mode 100644 include/dt-bindings/pinctrl/sppctl.h > > diff --git a/Documentation/devicetree/bindings/pinctrl/sunplus,sp7021-pinctrl.yaml b/Documentation/devicetree/bindings/pinctrl/sunplus,sp7021-pinctrl.yaml > new file mode 100644 > index 0000000..2672169 > --- /dev/null > +++ b/Documentation/devicetree/bindings/pinctrl/sunplus,sp7021-pinctrl.yaml > @@ -0,0 +1,373 @@ > +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) > +# Copyright (C) Sunplus Co., Ltd. > +%YAML 1.2 > +--- > +$id: http://devicetree.org/schemas/pinctrl/sunplus,sp7021-pinctrl.yaml# > +$schema: http://devicetree.org/meta-schemas/core.yaml# > + > +title: Sunplus SP7021 Pin Controller Device Tree Bindings > + > +maintainers: > + - Dvorkin Dmitry > + - Wells Lu > + > +description: | > + The Sunplus SP7021 pin controller is used to control SoC pins. Please > + refer to pinctrl-bindings.txt in this directory for details of the common > + pinctrl bindings used by client devices. > + > + SP7021 has 99 digital GPIO pins which are numbered from GPIO 0 to 98. All > + are multiplexed with some special function pins. SP7021 has 3 types of > + special function pins: > + > + (1) function-group pins: > + Ex 1 (SPI-NOR flash): > + If control-field SPI_FLASH_SEL is set to 1, GPIO 83, 84, 86 and 87 > + will be pins of SPI-NOR flash. If it is set to 2, GPIO 76, 78, 79 > + and 81 will be pins of SPI-NOR flash. > + > + Ex 2 (UART_0): > + If control-bit UA0_SEL is set to 1, GPIO 88 and 89 will be TX and > + RX pins of UART_0 (UART channel 0). > + > + Ex 3 (eMMC): > + If control-bit EMMC_SEL is set to 1, GPIO 72, 73, 74, 75, 76, 77, > + 78, 79, 80, 81 will be pins of an eMMC device. > + > + Properties "function" and "groups" are used to select function-group > + pins. > + > + (2) fully pin-mux (like phone exchange mux) pins: > + GPIO 8 to 71 are 'fully pin-mux' pins. Any pins of peripherals of > + SP7021 (ex: UART_1, UART_2, UART_3, UART_4, I2C_0, I2C_1, and etc.) > + can be routed to any pins of fully pin-mux pins. > + > + Ex 1 (UART channel 1): > + If control-field UA1_TX_SEL is set to 3, TX pin of UART_1 will be > + routed to GPIO 10 (3 - 1 + 8 = 10). > + If control-field UA1_RX_SEL is set to 4, RX pin of UART_1 will be > + routed to GPIO 11 (4 - 1 + 8 = 11). > + If control-field UA1_RTS_SEL is set to 5, RTS pin of UART_1 will > + be routed to GPIO 12 (5 - 1 + 8 = 12). > + If control-field UA1_CTS_SEL is set to 6, CTS pin of UART_1 will > + be routed to GPIO 13 (6 - 1 + 8 = 13). > + > + Ex 2 (I2C channel 0): > + If control-field I2C0_CLK_SEL is set to 20, CLK pin of I2C_0 will > + be routed to GPIO 27 (20 - 1 + 8 = 27). > + If control-field I2C0_DATA_SEL is set to 21, DATA pin of I2C_0 > + will be routed to GPIO 28 (21 - 1 + 9 = 28). > + > + Totally, SP7021 has 120 peripheral pins. The peripheral pins can be > + routed to any of 64 'fully pin-mux' pins. > + > + (3) I/O processor pins > + SP7021 has a built-in I/O processor. > + Any GPIO pins (GPIO 0 to 98) can be set to pins of I/O processor. > + > + Vendor property "sunplus,pins" is used to select "fully pin-mux" pins, > + "I/O processor pins" and "digital GPIO" pins. > + > + The device node of pin controller of Sunplus SP7021 has following > + properties. > + > +properties: > + compatible: > + const: sunplus,sp7021-pctl > + > + gpio-controller: true > + > + '#gpio-cells': > + const: 2 > + > + reg: > + items: > + - description: the MOON2 registers > + - description: the GPIOXT registers > + - description: the FIRST registers > + - description: the MOON1 registers > + > + reg-names: > + items: > + - const: moon2 > + - const: gpioxt > + - const: first > + - const: moon1 > + > + clocks: > + maxItems: 1 > + > + resets: > + maxItems: 1 > + > +patternProperties: > + '-pins$': > + type: object > + description: | > + A pinctrl node should contain at least one subnodes representing the > + pins or function-pins group available on the machine. Each subnode > + will list the pins it needs, and how they should be configured. > + > + Pinctrl node's client devices use subnodes for desired pin > + configuration. Client device subnodes use below standard properties. Need a $ref to pinmux-node.yaml > + > + properties: > + sunplus,pins: Can't you just use 'pins' here? > + description: | > + Define 'sunplus,pins' which are used by pinctrl node's client > + device. > + > + It consists of one or more integers which represents the config > + setting for corresponding pin. Each integer defines a individual > + pin in which: > + > + Bit 32~24: defines GPIO number. Its range is 0 ~ 98. > + Bit 23~16: defines types: (1) fully pin-mux pins > + (2) IO processor pins > + (3) digital GPIO pins > + Bit 15~8: defines pins of peripherals (which are defined in > + 'include/dt-binging/pinctrl/sppctl.h'). > + Bit 7~0: defines types or initial-state of digital GPIO pins. > + > + Please use macro SPPCTL_IOPAD to define the integers for pins. > + > + $ref: /schemas/types.yaml#/definitions/uint32-array > + > + function: > + description: | > + Define pin-function which is used by pinctrl node's client device. > + The name should be one of string in the following enumeration. > + $ref: "/schemas/types.yaml#/definitions/string" > + enum: [ SPI_FLASH, SPI_FLASH_4BIT, SPI_NAND, CARD0_EMMC, SD_CARD, > + UA0, FPGA_IFX, HDMI_TX, LCDIF, USB0_OTG, USB1_OTG ] > + > + groups: > + description: | > + Define pin-group in a specified pin-function. > + The name should be one of string in the following enumeration. > + $ref: "/schemas/types.yaml#/definitions/string" > + enum: [ SPI_FLASH1, SPI_FLASH2, SPI_FLASH_4BIT1, SPI_FLASH_4BIT2, > + SPI_NAND, CARD0_EMMC, SD_CARD, UA0, FPGA_IFX, HDMI_TX1, > + HDMI_TX2, HDMI_TX3, LCDIF, USB0_OTG, USB1_OTG ] > + > + sunplus,zero_func: Don't use '_' in property names. > + description: | > + This is a vendor specific property. It is used to disable pins > + which are not used by pinctrl node's client device. > + Some pins may be enabled by boot-loader. We can use this > + property to disable them. > + $ref: /schemas/types.yaml#/definitions/uint32-array IMO, disabled pins should be unused by the board design, not ones the bootloader failed to disable. > + > + additionalProperties: false > + > + allOf: > + - if: > + properties: > + function: > + enum: > + - SPI_FLASH > + then: > + properties: > + groups: > + enum: > + - SPI_FLASH1 > + - SPI_FLASH2 > + - if: > + properties: > + function: > + enum: > + - SPI_FLASH_4BIT > + then: > + properties: > + groups: > + enum: > + - SPI_FLASH_4BIT1 > + - SPI_FLASH_4BIT2 > + - if: > + properties: > + function: > + enum: > + - SPI_NAND > + then: > + properties: > + groups: > + enum: > + - SPI_NAND > + - if: > + properties: > + function: > + enum: > + - CARD0_EMMC > + then: > + properties: > + groups: > + enum: > + - CARD0_EMMC > + - if: > + properties: > + function: > + enum: > + - SD_CARD > + then: > + properties: > + groups: > + enum: > + - SD_CARD > + - if: > + properties: > + function: > + enum: > + - UA0 > + then: > + properties: > + groups: > + enum: > + - UA0 > + - if: > + properties: > + function: > + enum: > + - FPGA_IFX > + then: > + properties: > + groups: > + enum: > + - FPGA_IFX > + - if: > + properties: > + function: > + enum: > + - HDMI_TX > + then: > + properties: > + groups: > + enum: > + - HDMI_TX1 > + - HDMI_TX2 > + - HDMI_TX3 > + - if: > + properties: > + function: > + enum: > + - LCDIF > + then: > + properties: > + groups: > + enum: > + - LCDIF > + - if: > + properties: > + function: > + enum: > + - USB0_OTG > + then: > + properties: > + groups: > + enum: > + - USB0_OTG > + - if: > + properties: > + function: > + enum: > + - USB1_OTG > + then: > + properties: > + groups: > + enum: > + - USB1_OTG > + > +required: > + - compatible > + - reg > + - reg-names > + - "#gpio-cells" > + - gpio-controller > + - clocks > + - resets > + > +additionalProperties: false > + > +examples: > + - | > + #include > + > + pinctl@9c000100 { > + compatible = "sunplus,sp7021-pctl"; > + reg = <0x9c000100 0x100>, <0x9c000300 0x100>, > + <0x9c0032e4 0x1c>, <0x9c000080 0x20>; > + reg-names = "moon2", "gpioxt", "first", "moon1"; > + gpio-controller; > + #gpio-cells = <2>; > + clocks = <&clkc 0x83>; > + resets = <&rstc 0x73>; > + > + uart0-pins { > + function = "UA0"; > + groups = "UA0"; > + }; > + > + spinand0-pins { > + function = "SPI_NAND"; > + groups = "SPI_NAND"; > + }; > + > + uart1-pins { > + sunplus,pins = < > + SPPCTL_IOPAD(11, SPPCTL_PCTL_G_PMUX, MUXF_UA1_TX, 0) > + SPPCTL_IOPAD(10, SPPCTL_PCTL_G_PMUX, MUXF_UA1_RX, 0) > + >; > + }; > + > + uart2-pins { > + sunplus,pins = < > + SPPCTL_IOPAD(20, SPPCTL_PCTL_G_PMUX, MUXF_UA1_TX, 0) > + SPPCTL_IOPAD(21, SPPCTL_PCTL_G_PMUX, MUXF_UA1_RX, 0) > + SPPCTL_IOPAD(22, SPPCTL_PCTL_G_PMUX, MUXF_UA1_RTS, 0) > + SPPCTL_IOPAD(23, SPPCTL_PCTL_G_PMUX, MUXF_UA1_CTS, 0) > + >; > + }; > + > + emmc-pins { > + function = "CARD0_EMMC"; > + groups = "CARD0_EMMC"; > + }; > + > + sdcard-pins { > + function = "SD_CARD"; > + groups = "SD_CARD"; > + sunplus,pins = < SPPCTL_IOPAD(91, SPPCTL_PCTL_G_GPIO, 0, 0) >; > + }; > + > + hdmi_A_tx1-pins { > + function = "HDMI_TX"; > + groups = "HDMI_TX1"; > + }; > + hdmi_A_tx2-pins { > + function = "HDMI_TX"; > + groups = "HDMI_TX2"; > + }; > + hdmi_A_tx3-pins { > + function = "HDMI_TX"; > + groups = "HDMI_TX3"; > + }; > + > + ethernet-pins { > + sunplus,pins = < > + SPPCTL_IOPAD(49,SPPCTL_PCTL_G_PMUX,MUXF_L2SW_CLK_OUT,0) > + SPPCTL_IOPAD(44,SPPCTL_PCTL_G_PMUX,MUXF_L2SW_MAC_SMI_MDC,0) > + SPPCTL_IOPAD(43,SPPCTL_PCTL_G_PMUX,MUXF_L2SW_MAC_SMI_MDIO,0) > + SPPCTL_IOPAD(52,SPPCTL_PCTL_G_PMUX,MUXF_L2SW_P0_MAC_RMII_TXEN,0) > + SPPCTL_IOPAD(50,SPPCTL_PCTL_G_PMUX,MUXF_L2SW_P0_MAC_RMII_TXD0,0) > + SPPCTL_IOPAD(51,SPPCTL_PCTL_G_PMUX,MUXF_L2SW_P0_MAC_RMII_TXD1,0) > + SPPCTL_IOPAD(46,SPPCTL_PCTL_G_PMUX,MUXF_L2SW_P0_MAC_RMII_CRSDV,0) > + SPPCTL_IOPAD(47,SPPCTL_PCTL_G_PMUX,MUXF_L2SW_P0_MAC_RMII_RXD0,0) > + SPPCTL_IOPAD(48,SPPCTL_PCTL_G_PMUX,MUXF_L2SW_P0_MAC_RMII_RXD1,0) > + >; > + sunplus,zero_func = < > + MUXF_L2SW_LED_FLASH0 > + MUXF_L2SW_LED_ON0 > + MUXF_L2SW_P0_MAC_RMII_RXER > + >; > + }; > + }; > +... > diff --git a/MAINTAINERS b/MAINTAINERS > index 8912b2c..6b1cfc2 100644 > --- a/MAINTAINERS > +++ b/MAINTAINERS > @@ -15127,6 +15127,15 @@ L: linux-omap@vger.kernel.org > S: Maintained > F: drivers/pinctrl/pinctrl-single.c > > +PIN CONTROLLER - SUNPLUS / TIBBO > +M: Dvorkin Dmitry > +M: Wells Lu > +L: linux-arm-kernel@lists.infradead.org (moderated for non-subscribers) > +S: Maintained > +W: https://sunplus-tibbo.atlassian.net/wiki/spaces/doc/overview > +F: Documentation/devicetree/bindings/pinctrl/sunplus,* > +F: include/dt-bindings/pinctrl/sppctl* > + > PKTCDVD DRIVER > M: linux-block@vger.kernel.org > S: Orphan > diff --git a/include/dt-bindings/pinctrl/sppctl-sp7021.h b/include/dt-bindings/pinctrl/sppctl-sp7021.h > new file mode 100644 > index 0000000..8299ca1 > --- /dev/null > +++ b/include/dt-bindings/pinctrl/sppctl-sp7021.h > @@ -0,0 +1,171 @@ > +/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ > +/* Sunplus SP7021 dt-bindings Pinctrl header file > + * Copyright (C) Sunplus Tech/Tibbo Tech. > + * Author: Dvorkin Dmitry > + */ > + > +#ifndef __DT_BINDINGS_PINCTRL_SPPCTL_SP7021_H__ > +#define __DT_BINDINGS_PINCTRL_SPPCTL_SP7021_H__ > + > +#include > + > +/* Please don't change the order of the > + * following defines. They are based on > + * order of control register define of > + * MOON1 ~ MOON4 registers. > + */ > +#define MUXF_L2SW_CLK_OUT 0 > +#define MUXF_L2SW_MAC_SMI_MDC 1 > +#define MUXF_L2SW_LED_FLASH0 2 > +#define MUXF_L2SW_LED_FLASH1 3 > +#define MUXF_L2SW_LED_ON0 4 > +#define MUXF_L2SW_LED_ON1 5 > +#define MUXF_L2SW_MAC_SMI_MDIO 6 > +#define MUXF_L2SW_P0_MAC_RMII_TXEN 7 > +#define MUXF_L2SW_P0_MAC_RMII_TXD0 8 > +#define MUXF_L2SW_P0_MAC_RMII_TXD1 9 > +#define MUXF_L2SW_P0_MAC_RMII_CRSDV 10 > +#define MUXF_L2SW_P0_MAC_RMII_RXD0 11 > +#define MUXF_L2SW_P0_MAC_RMII_RXD1 12 > +#define MUXF_L2SW_P0_MAC_RMII_RXER 13 > +#define MUXF_L2SW_P1_MAC_RMII_TXEN 14 > +#define MUXF_L2SW_P1_MAC_RMII_TXD0 15 > +#define MUXF_L2SW_P1_MAC_RMII_TXD1 16 > +#define MUXF_L2SW_P1_MAC_RMII_CRSDV 17 > +#define MUXF_L2SW_P1_MAC_RMII_RXD0 18 > +#define MUXF_L2SW_P1_MAC_RMII_RXD1 19 > +#define MUXF_L2SW_P1_MAC_RMII_RXER 20 > +#define MUXF_DAISY_MODE 21 > +#define MUXF_SDIO_CLK 22 > +#define MUXF_SDIO_CMD 23 > +#define MUXF_SDIO_D0 24 > +#define MUXF_SDIO_D1 25 > +#define MUXF_SDIO_D2 26 > +#define MUXF_SDIO_D3 27 > +#define MUXF_PWM0 28 > +#define MUXF_PWM1 29 > +#define MUXF_PWM2 30 > +#define MUXF_PWM3 31 > +#define MUXF_PWM4 32 > +#define MUXF_PWM5 33 > +#define MUXF_PWM6 34 > +#define MUXF_PWM7 35 > +#define MUXF_ICM0_D 36 > +#define MUXF_ICM1_D 37 > +#define MUXF_ICM2_D 38 > +#define MUXF_ICM3_D 39 > +#define MUXF_ICM0_CLK 40 > +#define MUXF_ICM1_CLK 41 > +#define MUXF_ICM2_CLK 42 > +#define MUXF_ICM3_CLK 43 > +#define MUXF_SPIM0_INT 44 > +#define MUXF_SPIM0_CLK 45 > +#define MUXF_SPIM0_EN 46 > +#define MUXF_SPIM0_DO 47 > +#define MUXF_SPIM0_DI 48 > +#define MUXF_SPIM1_INT 49 > +#define MUXF_SPIM1_CLK 50 > +#define MUXF_SPIM1_EN 51 > +#define MUXF_SPIM1_DO 52 > +#define MUXF_SPIM1_DI 53 > +#define MUXF_SPIM2_INT 54 > +#define MUXF_SPIM2_CLK 55 > +#define MUXF_SPIM2_EN 56 > +#define MUXF_SPIM2_DO 57 > +#define MUXF_SPIM2_DI 58 > +#define MUXF_SPIM3_INT 59 > +#define MUXF_SPIM3_CLK 60 > +#define MUXF_SPIM3_EN 61 > +#define MUXF_SPIM3_DO 62 > +#define MUXF_SPIM3_DI 63 > +#define MUXF_SPI0S_INT 64 > +#define MUXF_SPI0S_CLK 65 > +#define MUXF_SPI0S_EN 66 > +#define MUXF_SPI0S_DO 67 > +#define MUXF_SPI0S_DI 68 > +#define MUXF_SPI1S_INT 69 > +#define MUXF_SPI1S_CLK 70 > +#define MUXF_SPI1S_EN 71 > +#define MUXF_SPI1S_DO 72 > +#define MUXF_SPI1S_DI 73 > +#define MUXF_SPI2S_INT 74 > +#define MUXF_SPI2S_CLK 75 > +#define MUXF_SPI2S_EN 76 > +#define MUXF_SPI2S_DO 77 > +#define MUXF_SPI2S_DI 78 > +#define MUXF_SPI3S_INT 79 > +#define MUXF_SPI3S_CLK 80 > +#define MUXF_SPI3S_EN 81 > +#define MUXF_SPI3S_DO 82 > +#define MUXF_SPI3S_DI 83 > +#define MUXF_I2CM0_CLK 84 > +#define MUXF_I2CM0_DAT 85 > +#define MUXF_I2CM1_CLK 86 > +#define MUXF_I2CM1_DAT 87 > +#define MUXF_I2CM2_CLK 88 > +#define MUXF_I2CM2_DAT 89 > +#define MUXF_I2CM3_CLK 90 > +#define MUXF_I2CM3_DAT 91 > +#define MUXF_UA1_TX 92 > +#define MUXF_UA1_RX 93 > +#define MUXF_UA1_CTS 94 > +#define MUXF_UA1_RTS 95 > +#define MUXF_UA2_TX 96 > +#define MUXF_UA2_RX 97 > +#define MUXF_UA2_CTS 98 > +#define MUXF_UA2_RTS 99 > +#define MUXF_UA3_TX 100 > +#define MUXF_UA3_RX 101 > +#define MUXF_UA3_CTS 102 > +#define MUXF_UA3_RTS 103 > +#define MUXF_UA4_TX 104 > +#define MUXF_UA4_RX 105 > +#define MUXF_UA4_CTS 106 > +#define MUXF_UA4_RTS 107 > +#define MUXF_TIMER0_INT 108 > +#define MUXF_TIMER1_INT 109 > +#define MUXF_TIMER2_INT 110 > +#define MUXF_TIMER3_INT 111 > +#define MUXF_GPIO_INT0 112 > +#define MUXF_GPIO_INT1 113 > +#define MUXF_GPIO_INT2 114 > +#define MUXF_GPIO_INT3 115 > +#define MUXF_GPIO_INT4 116 > +#define MUXF_GPIO_INT5 117 > +#define MUXF_GPIO_INT6 118 > +#define MUXF_GPIO_INT7 119 > + > +#define GROP_SPI_FLASH 120 > +#define GROP_SPI_FLASH_4BIT 121 > +#define GROP_SPI_NAND 122 > +#define GROP_CARD0_EMMC 123 > +#define GROP_SD_CARD 124 > +#define GROP_UA0 125 > +#define GROP_ACHIP_DEBUG 126 > +#define GROP_ACHIP_UA2AXI 127 > +#define GROP_FPGA_IFX 128 > +#define GROP_HDMI_TX 129 > +#define GROP_AUD_EXT_ADC_IFX0 130 > +#define GROP_AUD_EXT_DAC_IFX0 131 > +#define GROP_SPDIF_RX 132 > +#define GROP_SPDIF_TX 133 > +#define GROP_TDMTX_IFX0 134 > +#define GROP_TDMRX_IFX0 135 > +#define GROP_PDMRX_IFX0 136 > +#define GROP_PCM_IEC_TX 137 > +#define GROP_LCDIF 138 > +#define GROP_DVD_DSP_DEBUG 139 > +#define GROP_I2C_DEBUG 140 > +#define GROP_I2C_SLAVE 141 > +#define GROP_WAKEUP 142 > +#define GROP_UART2AXI 143 > +#define GROP_USB0_I2C 144 > +#define GROP_USB1_I2C 145 > +#define GROP_USB0_OTG 146 > +#define GROP_USB1_OTG 147 > +#define GROP_UPHY0_DEBUG 148 > +#define GROP_UPHY1_DEBUG 149 > +#define GROP_UPHY0_EXT 150 > +#define GROP_PROBE_PORT 151 > + > +#endif > diff --git a/include/dt-bindings/pinctrl/sppctl.h b/include/dt-bindings/pinctrl/sppctl.h > new file mode 100644 > index 0000000..8bf5457 > --- /dev/null > +++ b/include/dt-bindings/pinctrl/sppctl.h > @@ -0,0 +1,30 @@ > +/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ > +/* Sunplus dt-bindings Pinctrl header file > + * Copyright (C) Sunplus Tech / Tibbo Tech. > + * Author: Dvorkin Dmitry > + */ > + > +#ifndef __DT_BINDINGS_PINCTRL_SPPCTL_H__ > +#define __DT_BINDINGS_PINCTRL_SPPCTL_H__ > + > +#define IOP_G_MASTE (0x01 << 0) > +#define IOP_G_FIRST (0x01 << 1) > + > +#define SPPCTL_PCTL_G_PMUX (0x00 | IOP_G_MASTE) > +#define SPPCTL_PCTL_G_GPIO (IOP_G_FIRST | IOP_G_MASTE) > +#define SPPCTL_PCTL_G_IOPP (IOP_G_FIRST | 0x00) > + > +#define SPPCTL_PCTL_L_OUT (0x01 << 0) /* Output LOW */ > +#define SPPCTL_PCTL_L_OU1 (0x01 << 1) /* Output HIGH */ > +#define SPPCTL_PCTL_L_INV (0x01 << 2) /* Input Invert */ > +#define SPPCTL_PCTL_L_ONV (0x01 << 3) /* Output Invert */ > +#define SPPCTL_PCTL_L_ODR (0x01 << 4) /* Output Open Drain */ > + > +/* > + * pack into 32-bit value: > + * pin#(8bit), typ(8bit), function(8bit), flag(8bit) > + */ > +#define SPPCTL_IOPAD(pin, typ, fun, flg) (((pin) << 24) | ((typ) << 16) | \ > + ((fun) << 8) | (flg)) > + > +#endif > -- > 2.7.4 > >